# WESTERN Ø DIGITAL 0

## MOS/LSI TR1602A & TR1602B

ASYNCHRONOUS RECEIVER/TRANSMITTER

WESTERN DIGITAL CORPORATION . 3128 RED HILL AVENUE, P.O. BOX 2180 . NEWPORT BEACH, CALIFORNIA 92663 (714) 557-3550 •

#### **FEATURES**

- SILICON GATE TECHNOLOGY LOW THRESHOLD CIRCUITRY
  - Directly TTL and DTL Compatible External Resistors Not Required
- D. C. STABLE (STATIC) CIRCUITRY
- **FULL DUPLEX OR HALF DUPLEX OPERATION** Transmits And Receives Serial Data Simultaneously Or Alternately
- **AUTOMATIC INTERNAL SYNCHRONIZATION OF DATA** AND CLOCK
- **AUTOMATIC START BIT GENERATION**
- **BUFFERED RECEIVER AND TRANSIMITTER REGISTERS**
- **FULLY PROGRAMMABLE EXTERNALLY SELECTABLE** Word Length Baud Rate Even/Odd Parity (Receiver/Verification -Transmitter/Generation)
  Party Inhibit — Verification/Generation One, One and One-Half, or Two Stop Bit Generation
- **AUTOMATIC DATA RECEIVED/TRANSMITTED STATUS**

GENERATION Transmission Complete

**Buffer Register Transfer Complete** Received Data Available

Parity Error Framing Error Overrup Error

- THREE-STATE OUTPUTS **Receiver Register Outputs** Status Flags
- **AVAILABLE IN CERAMIC OR HERMETIC PLASTIC CAVITY PACKAGES**

#### APPLICATIONS

- PERIPHERALS
- **TERMINALS**
- MINI COMPUTERS
- FACSIMILE TRANSMISSION
- MODEMS
- CONCENTRATORS
- **ASYNCHRONOUS DATA MULTIPLEXERS**
- **CARD AND TAPE READERS**
- **PRINTERS**
- DATA SETS
- CONTROLLERS
- **KEYBOARD ENCODERS**
- REMOTE DATA ACQUISITION SYSTEMS
- **ASYNCHRONOUS DATA** CASSETTES

## PIN CONNECTIONS



#### TR1602A CERAMIC PACKAGE OUTLINE



#### TR1602B HERMETIC PLASTIC CAVITY PACKAGE OUTLINE



#### **GENERAL DESCRIPTION**

The TR1602A & the TR1602B are ASYNCHRONOUS RECEIVER/TRANSMITTER sub-systems using silicon gate process technology. The use of this low threshold process provides direct compatibility with all forms of current sinking logic. Interfacing restraints, such as external resistors, drivers and level shifting circuitry, are eliminated. All output lines have been designed to drive TTL directly.

The ASYNCHRONOUS RECEIVER/TRANSMITTER is a general purpose, programmable MOS/LSI device for interfacing an asynchronous serial data channel of a peripheral or terminal with parallel data of a computer or terminal. The transmitter section converts parallel data into a serial word which contains the data along with start, parity, and stop bits. The receiver section converts a serial word with start, data, parity, and stop bits, into parallel data, and it verifies proper code transmission by checking parity and receipt of a valid stop bit. Both the receiver and the transmitter are double buffered. The array is compatible with bipolar logic. The array may be programmed as follows: The word length can be either 5, 6, 7, or 8 bits; parity generation and checking may be inhibited, the parity may be even or odd; and the number of stop bits may be either one or two, with one and one half when transmitting a 5 bit code. Note: See TR1402A Data Sheet for operation with 5 level code-2 stop bits.

#### TRANSMITTER FLOW CHART



#### RECEIVER FLOW CHART





#### **INPUT STRUCTURE**

MOS DEVICE "A" ACTS AS AN INTERNAL PULL-UP RESISTOR TO  $\dot{V}_{SS}$  =  $V_{CC}$  WHICH BIASES OFF THE CASCODE DEVICE OF THE TTL OUTPUT IN THE HIGH-LEVEL OUTPUT STATE, IN THE LOW-LEVEL OUTPUT STATE THE TTL OUTPUT DEVICE SINKS THE CURRENT SUPPLIED BY DEVICE "A".



## **OUTPUT STRUCTURE**

DEVICES "B" & "C" COMPRISE A PUSH-PULL OUTPUT BUFFER. IN THE LOW-LEVEL STATE, OUTPUT TRANSISTOR "C" IS "ON" AND CASCODE DEVICE "B" IS OFF. IN THE HIGH-LEVEL STATE, THE OPPOSITE IS TRUE. IN THE DISCON NECTED STATE, BOTH "B" AND "C" ARE TURNED OFF CAUSING THE OUTPUT NODE TO FLOAT.



#### PIN DEFINITIONS

| DIAL          | PIN DEFINITIONS                    |                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|---------------|------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PIN<br>NUMBER | NAME                               | SYMBOL                               | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| 1             | V <sub>SS</sub> Power Supply       | v <sub>ss</sub>                      | +5 valts supply                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 2             | V <sub>GG</sub> Power Supply       | $v_{GG}$                             | -12 volts supply                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 3             | V <sub>DD</sub> Power Supply       | $v_{DD}$                             | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 4             | Receiver Register<br>Disconnect    | RRD                                  | A high level input voltage, $V_{1H}$ , applied to this line disconnects the RECEIVER HOLDING REGISTER outputs from the $RR_8$ - $RR_1$ data outputs (pins 5-12).                                                                                                                                                                                                                                                                                                 |  |  |  |
| 5–12          | Receiver Holding<br>Register Data  | RR <sub>8</sub> -<br>RR <sub>1</sub> | The parallel contents of the RECEIVER HOLDING REGISTER appear on lines if a low-level input voltage, $V_{\parallel L}$ , is applied to RRD. For character forms fewer than eight bits received characters are right-justified with RR <sub>1</sub> (pin 1 the least significant bit and the truncated bits are forced to a low level of voltage, $V_{\rm OL}$ .                                                                                                  |  |  |  |
| 13            | Parity Error                       | PE                                   | A high level output voltage, V <sub>OH</sub> , on this line indicates that the received parity does not compare to that programmed by the EVEN PARITY ENABLE control line (pin 39). This output is updated each time a character is transferred to the RECEIVER HOLDING REGISTER. PE lines from a number of arrays can be bussed together since an output disconnect capability is provided by Status Flag Disconnect line (pin 16).                             |  |  |  |
| 14            | Framing Error                      | FE                                   | A high-level output voltage, V <sub>OH</sub> , on this line indicates that the received character has no valid stop bit, ie., the bit following the parity bit (if programmed) is not a high level yoltage. This output is updated each time a character is transferred to the Receiver Holding Register, FE lines from a number of arrays can be bussed together since an output disconnect capability is provided by the Status Flag Disconnect line (pin 16). |  |  |  |
| 15            | Overrun Error                      | OE                                   | A high-level output voltage, V <sub>OH</sub> , on this line indicates that the Data Received Flag (pin 19) was not reset before the next character was transferred to the Receiver Holding Register. OE lines from a number of arrays can be bussed together since an output disconnect capability is provided by the Status Flag Disconnect line (pin 16).                                                                                                      |  |  |  |
| 16            | Status Flags<br>Disconnect         | SFD                                  | A high-level input voltage, $V_{1H}$ , applied to this pin disconnects the PE, FE, OE, DR and THRE allowing them to be buss connected.                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 17            | Receiver Register<br>Clock         | RRC                                  | The receiver clock frequency is sixteen (16) times the desired receiver shift rate.                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 18            | Data Received<br>Reset             | DRR                                  | A low-level input voltage, $\mathbf{V}_{1L}$ , applied to this line resets the DR line.                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 19            | Data Received                      | DR                                   | A high-level output voltage, V <sub>OH</sub> , Indicates that an entire character has been received and transferred to the RECEIVER HOLDING REGISTER.                                                                                                                                                                                                                                                                                                            |  |  |  |
| 20            | Receiver Input                     | RI                                   | Serial input data received on this line enters the RECEIVER REGISTER at a point determined by the character length, parity, and the number of stop bits. A high-level input voltage, V <sub>IH</sub> , must be present when data is not being received.                                                                                                                                                                                                          |  |  |  |
| 21            | , Master Reset                     | MR                                   | This line is strobed to a high-level input voltage, $V_{1H}$ , to clear the logic, it resets the Transmitter and Receiver Registers, the Receiver Holding Register, FE, OE, PE, DRR and sets TRO, THRE, and TRE to a high-level output voltage, $V_{OH}$ .                                                                                                                                                                                                       |  |  |  |
| 22            | Transmitter Holding Register Empty | THRE                                 | A high-level output Voltage, V <sub>OH</sub> , on this line indicates the TRANSMITTER HOLDING REGISTER has transferred its contents to the TRANSMITTER REGISTER and may be loaded with a new character.                                                                                                                                                                                                                                                          |  |  |  |

## PIN DEFINITIONS (CONT)

| PIN<br>NUMBER | NAME                                    | SYMBOL                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                       | FUNCTION                                           |  |
|---------------|-----------------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------|--|
| 23            | Transmitter<br>Holding Register<br>Load | THRL                                   | A low-level input voltage, V <sub>IL</sub> , applied to this line enters a character into t TRANSMITTER HOLDING REGISTER. A transition from a low-level input voltage, V <sub>IL</sub> , to a high-level input voltage, V <sub>IH</sub> , transfers the character into to TRANSMITTER REGISTER if it is not in the process of transmitting a character is character is being transmitted, the transfer is delayed until its transmission completed. Upon completion, the new character is automatically transferred simultaneously with the initiation of the serial transmission of the new character. |                       |                                                    |  |
| 24            | Transmitter<br>Register<br>Empty        | TRE                                    | A high-level output voltage, V <sub>OH</sub> , on this line indicates that the TRANSMITTE<br>REGISTER has completed serial transmission of a full character including STO<br>bit(s). It remains at this level until the start of transmission of the next character                                                                                                                                                                                                                                                                                                                                     |                       |                                                    |  |
| 25            | Transmitter<br>Register<br>Output       | TRO                                    | The contents of the TRANSMITTER REGISTER (START bit, DATA bits, PARITY bit, and STOP bits) are serially shifted out on this line. When no data is being transmitted, this line will remain at a high-level output voltage, VOH. Start of transmission is defined as the transition of the START bit from a high-level output voltage, VOH, to a low-level output voltage, VOL.                                                                                                                                                                                                                          |                       |                                                    |  |
| 26-33         | Transmitter<br>Register<br>Data Inputs  | тя <sub>1</sub> —<br>тя <sub>8</sub>   | The character to be transmitted is loaded into the TRANSMITTER HOLDING REGISTER on these lines with the THRL Strobe. If a character of less than 8 bits has been selected (by WLS <sub>1</sub> and WLS <sub>2</sub> ), the character is right justified to the least significant bit, RR1, and the excess bits are disregarded. A high-level input voltage, V <sub>IH</sub> , will cause a high-level output voltage, V <sub>OH</sub> , to be transmitted.                                                                                                                                              |                       |                                                    |  |
| 34            | Control Register<br>Load                | CRL                                    | A high-level input voltage, $V_{1H}$ , on this line loads the CONTROL REGISTER with the control bits (WLS $_1$ , WLS $_2$ , EPE, PI, SBS). This line may be strobed or hard wired to a high-level input voltage, $V_{1H}$ .                                                                                                                                                                                                                                                                                                                                                                             |                       |                                                    |  |
| 35            | Parity<br>Inhibit                       | PI                                     | A high-level input voltage, $V_{IH}$ , on this line inhibits the parity generation and verification circuits and will clamp the PE output (pin 13) to $V_{OL}$ . If parity is inhibited the STOP bit(s) will immediately follow the last data bit on transmission.                                                                                                                                                                                                                                                                                                                                      |                       |                                                    |  |
| 36            | Stop Bit(s)<br>Select                   | SBS                                    | This line selects the number of STOP bits to be transmitted after the PARITY bit. A high-level input voltage, V <sub>1H</sub> , on this line selects two STOP bits, and a low-level input voltage, V <sub>1L</sub> , selects a single STOP bit. Selection of two STOP bits when programming a five (5) bit word generates 1.5 STOP bits.                                                                                                                                                                                                                                                                |                       |                                                    |  |
| 3738          | Word Length<br>Select                   | WLS <sub>2</sub> -<br>WLS <sub>1</sub> | These two lines select the character length (exclusive of parity) as follows:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                       |                                                    |  |
|               |                                         |                                        | wLS <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | WLS <sub>1</sub>      | Word Length                                        |  |
|               |                                         |                                        | VIL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V <sub>IL</sub>       | 5 bits                                             |  |
|               |                                         |                                        | VIL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V <sub>IH</sub>       | 6 bits                                             |  |
|               |                                         |                                        | v <sub>iH</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | VIL                   | 7 bits                                             |  |
|               |                                         |                                        | v <sub>IH</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | v <sub>IH</sub>       | 8 bits                                             |  |
| 39            | Even Parity<br>Enable                   | EPE                                    | This line determines whether even or odd PARITY is to be generated by the transmitter and checked by the receiver. A high-level input voltage, $V_{\parallel H}$ , selects even PARITY and a low-level input voltage, $V_{\parallel L}$ , selects odd PARITY.                                                                                                                                                                                                                                                                                                                                           |                       |                                                    |  |
| 40            | Transmitter<br>Register Clock           | TRC                                    | The transmitt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ter clock frequency i | s sixteen (16) times the desired transmitter shift |  |

#### **MAXIMUM RATINGS**

| V <sub>GG</sub> Supply Voltage          | +0.3V            | to | - 20V     |
|-----------------------------------------|------------------|----|-----------|
| V <sub>DD</sub> Supply Voltage          | +0.3V            | to | - 20V     |
| Clock Input Voltage *                   | +0.3V            | to | - 20V     |
| Logic Input Voltage*                    | +0.3V            | to | - 20V     |
| Logic Output Voltage®                   | +0.3V            | to | - 20V     |
| Storage Temperature                     | -55°C            | to | +150°C    |
| Operating Free-Air Temperature TA Range | 0 <sub>o</sub> C | to | + 70°C ** |
| Lead Temperature (Soldering, 10 sec.)   |                  |    | 300°C     |

 $<sup>^{\</sup>bullet}V_{GG} = V_{DD} = OV$ 

NOTE: These voltages are measured with respect to  $\mathbf{V}_{\mbox{SS}}$  (Substrate)

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{SS} = V_{CC} = 5V \pm 5\%, V_{DD} = 0V, V_{GG} = -12V \pm 5\%, T_A = 0^{\circ}C$  to +70°C unless otherwise specified)

| SYM             | · PARAMETER              | MIN                    | MAX     | CONDITIONS                                        |
|-----------------|--------------------------|------------------------|---------|---------------------------------------------------|
|                 | OPERATING CURRENT        |                        |         |                                                   |
| ISS             | Substrate Supply Current |                        | 24 ma   | V <sub>SS</sub> = 5.25V, V <sub>IN</sub> = OPEN   |
| Iss             | Substrate Supply Current |                        | 60 ma   | V <sub>SS</sub> = 5.25V, V <sub>IN</sub> = +0.4V  |
| I <sub>GG</sub> | Gate Supply Current      |                        | 6 ma    |                                                   |
|                 | LOGIC LEVELS ,           |                        |         |                                                   |
| V <sub>IH</sub> | Logic High               | V <sub>SS</sub> - 1.5V |         | •                                                 |
| VIL             | Logic Low                |                        | 0.8 V   | V <sub>SS</sub> = 4.75V                           |
|                 | OUTPUT LOGIC LEVELS      |                        |         |                                                   |
| v <sub>oh</sub> | Logic High               | V <sub>SS</sub> - 1.0V |         | $V_{SS} = 4.75V, I_{OH} = -100 \mu a$             |
| VOL             | Logic Low                |                        | 0.4 V   | V <sub>SS</sub> = 5.25V, I <sub>OL</sub> = 1.6 ma |
| los*            | Short Circuit Current    |                        | -2.2 ma | V <sub>SS</sub> = 5.25V, V <sub>O</sub> = 0V      |
| loc             | Output Leakage           |                        | 10 µ a  | V <sub>OUT</sub> = 0V, SFD=RRD=V <sub>IH</sub>    |
| I <sub>IL</sub> | Low Level Input Current  |                        | -1.6 ma | V <sub>SS</sub> = 5.25, V <sub>IN</sub> = 0.4V    |

<sup>\*</sup>Only one output should be shorted at any time.

<sup>\*\*</sup>Consult factory for extended temperature range UARTS.

### SWITCHING CHARACTERISTICS - See "Switching Waveforms"

( $V_{SS} = V_{CC} = 5V$ ,  $V_{DD} = 0V$ ,  $V_{GG} = -12V$ ,  $T_A = 25^o$ ,  $C_{LOAD} = 20$  pf plus one TTL load)

| SYM               | PARAMETER                 | MIN    | MAX     | CONDITIONS                                |
|-------------------|---------------------------|--------|---------|-------------------------------------------|
| fclock            | Clock Frequency           | D.C.   | 320kHz* | V <sub>SS</sub> = 4.75V                   |
| tpw               | Pulse Widths              |        |         | (See figures 1 & 2)                       |
| ·                 | CRL                       | 200 ns |         |                                           |
| ·                 | THRL                      | 200 ns |         |                                           |
| !                 | DRR                       | 200 ns |         |                                           |
|                   | MR                        | 500 ns |         |                                           |
| t <sub>c</sub>    | Coincidence Time          | 200 ns |         | (See figure 1 & 2)                        |
| t <sub>hold</sub> | Hold Time                 | 20 ns  |         | (See figure 1 & 2)                        |
| t <sub>set</sub>  | Set Time                  | . 0    |         | (See figure 1 & 2)                        |
|                   | Output Propagation Delays | •      |         |                                           |
| t <sub>pd</sub> 0 | To Low State              |        | 500 ns. | (See figure 3)                            |
|                   |                           |        |         | C <sub>L</sub> = 20 pf, plus one TTL load |
| t <sub>pd1</sub>  | To High State             |        | 500 ns  | (See figure 3)                            |
|                   | Capacitance               |        | •       | C <sub>L</sub> = 20 pf, plus one TTL load |
| Cin               | Inputs                    |        | 20 pf   | f = 1 MHz, V <sub>in</sub> = 5V           |
| c <sub>o</sub>    | Outputs                   |        | 20 pf   | f = 1 MHz, V <sub>in</sub> = 5V           |

\*f<sub>max</sub> for TR1602A or B

320kHz

f<sub>max</sub> for TR1602A or B-03

480kHz

f<sub>max</sub> for TR1602A or B-04

640kHz

f<sub>max</sub> for TR1602A or B-05

800kHz

#### SWITCHING WAVE FORMS



FIGURE 1. DATA INPUT LOAD CYCLE



FIGURE 2. CONTROL REGISTER LOAD CYCLE



 OUTPUTS PE, FE, OE, DR, THRE ARE DISCONNECTED AT TRANSITION OF SFD FROM VIL TO VIH

FIGURE 3. STATUS FLAG OUTPUT DELAYS



• RR<sub>8</sub> – RR<sub>1</sub> ARE DISCONNECTED AT TRANSITION OF RRD FROM VIL TO VIH

FIGURE 4. DATA OUTPUT DELAYS

This is a preliminary specification with tentative device parameters and may be subject to change after final product characterization is completed. Information furnished by Western Digital Corporation is believed to be accurate and reliable. However, no responsibility is assumed by Western Digital Corporation for its use; nor any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Western Digital Corporation. Western Digital Corporation reserves the right to change said circuitry at any time without notice.

500 6/75